This latest release offers numerous improvements to tool usability and performance, but at the heart of 16.6 are three key benefits: enhanced miniaturization capabilities, timing-aware physical implementation and verification for faster timing closure, and the industry's first electrical CAD team collaboration environment for PCB design using Microsoft SharePoint technology.
HOTFIX VERSION: 071
CCRID PRODUCT PRODUCTLEVEL2 TITLE
1452838 CONCEPT_HDL CORE Apparent discrepancy between Bus names and other nets
1469146 ADW LRM ERROR(SPCODD-5): Pin '1' on the following primitive instance cannot be packaged in package
1499515 ADW COMPONENT_BROWSE The Search Criteria property value is automatically being set in the ADW Component Browser
1524947 SIG_INTEGRITY SIGNOISE SI Base, PCB SI: Custom Stimulus is not recognized correctly
1532162 CONCEPT_HDL CORE The Rename Signal command does not update split symbols.
1543997 CONSTRAINT_MGR OTHER Import Logic is overwriting the constraints in attached design.
1544675 ALLEGRO_EDITOR OTHER Export libraries corrupts symbols if paths do not include the current directory (.)
1549097 CONSTRAINT_MGR XNET_DIFFPAIR Need to warn users creating differential pair(s) in the Physical Tab with nets that have voltage properties set
1551934 ALLEGRO_EDITOR SKILL axlBackDrill command is not analyzing new layer set when application mode is set to 'None'
1554919 ADW LRM LRM does not find PTF data for cell 'res' in the reference library
1555009 CONCEPT_HDL INTERFACE_DESIGN Not possible to rename NG
1557542 ALLEGRO_EDITOR OTHER DXF export creates strange result for donut-shaped polygon
1559136 ALLEGRO_EDITOR EDIT_ETCH Cannot connect floating clines to vias with nets
1560301 CONCEPT_HDL CORE DE-HDL hangs when Edit menu commands are called on Linux if xclip is open
1560804 ALLEGRO_EDITOR OTHER Film records order gets reversed when using File - Import - Parameters after File - Export - Parameters
1564036 CONCEPT_HDL CORE User-defined custom variables are not getting populated in the TOC
1564545 CONCEPT_HDL OTHER Signal model property deleted from an instance is not deleted from the instance pins
1564552 CONCEPT_HDL CORE Find Net should zoom to the nets on schematic canvas
1566119 CONCEPT_HDL CORE Right-clicking the schematic to add a component does not show all the schematic symbol versions
1566848 ALLEGRO_EDITOR ARTWORK Board Outline artwork is incomplete
1567290 ALLEGRO_EDITOR MANUFACT Import Artwork fails to import a shape.
1567587 ALLEGRO_EDITOR MANUFACT Extended tool name in header of drill file is not correct
1569056 CONCEPT_HDL CORE Opening New Cascaded Window Causes Graphics Artifacts on Old Window
1569087 ALLEGRO_EDITOR DRC_CONSTR Running DRC Update gives the message 'Figure outside of drawing extents. Cannot continue.'
1569147 CONCEPT_HDL CORE Signal Name AutoComplete Drop Down List Not Correctly Displayed
1569924 CONCEPT_HDL CHECKPLUS ERROR (body_to_physical_check) - Pin name(s) not found in package : PEX_REFCLK0_N* PEX_REFCLK1_N*.
1570419 CONSTRAINT_MGR CONCEPT_HDL How do I add a customized worksheet custom property weblink in Constraint Manager
1570624 APD ARTWORK Artwork file has missing voids on a layer and is causing a short
1570678 F2B DESIGNVARI Variant Editor error when adding an RSTATE property
1571113 CONSTRAINT_MGR DATABASE Reports generated from cmDiffUtility show the differences in mm units only
1572593 ALLEGRO_EDITOR ARTWORK ARTWORK: 'Draw holes only' option does not match display
1573205 CONCEPT_HDL CORE dsreportgen is unable to resolve the physical net names (PHYSNET)
1573970 CONCEPT_HDL ARCHIVER archcore fails to archive the .arch file
1574381 CONCEPT_HDL OTHER Packager crashes with some advanced settings
1576100 ALLEGRO_EDITOR SYMBOL Update symbol crashes, creates '.sav' file, but shows update was successful in 'refresh.log'
1580103 ALLEGRO_EDITOR DATABASE dbstat of 16.6 does not recognize 17.X files
About Cadence Design Systems, Inc.
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry.
Name: Cadence SPB OrCAD
Version: (64bit) SPB16.60 b071 Hotfix
Interface: english
OS: Windows XP / Vista / Seven
System Requirements: Cadence SPB OrCAD 16.60.000 - 16.60.068 - 17.20
http://rapidgator.net/file/eb0e593f28df80d0bddaf807baa3aa14/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part1.rar.html
http://rapidgator.net/file/745af46515c6405e567ed2bcba06844e/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part2.rar.html
http://rapidgator.net/file/71b3bb101815a3e90027bed238d735d5/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part3.rar.html
http://rapidgator.net/file/d3c8979567c0bf8d27bd9d4bdc7eb575/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part4.rar.html
http://rapidgator.net/file/81f43df7c9537190e1fb99d71f8ea3b5/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part5.rar.html
http://alfafile.net/file/LwGi/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part1.rar
http://alfafile.net/file/LwGb/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part2.rar
http://alfafile.net/file/LwGF/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part3.rar
http://alfafile.net/file/LwGX/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part4.rar
http://alfafile.net/file/LwGT/Cadence.SPB.OrCAD.16.00.07117.20.001.Hotfix.y9u.8h5.part5.rar